# SIEMENS # SAB 8085AH 8-Bit Microprocessor #### SAB 8085AH (3 MHz) - Single +5V Power Supply with ±10% Voltage Margins - 30% Less I<sub>CC</sub> than SAB 8085A - 100% Software Compatible with SAB 8080A - 1.3 μs Instruction Cycle (SAB 8085AH); 0.8 μs (SAB 8085AH-2) - On-Chip Clock Generator (with External Crystal, LC or RC Network) - On-Chip System Controller; Advanced Cycle Status Information Available for Large System Control #### SAB 8085AH-2 (5 MHz) - Four Vectored Interrupt Inputs (one is Non-Maskable) Plus an SAB 8080A Compatible Interrupt - Serial In/Serial Out Port - Decimal, Binary and Double Precision Arithmetic - Direct Addressing Capability to 64K Bytes of Memory | Pin Diagram | | Pin Names | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | X <sub>1</sub> 1<br>X <sub>2</sub> 2<br>RESET 3<br>OUT 3<br>SOO 4<br>SID 5<br>TRAP 6<br>RST 7.5 7<br>RST 6.5 8<br>RST 5.5 9<br>INTR 10<br>NTA 11<br>AD <sub>0</sub> 12<br>AD <sub>1</sub> 13<br>AD <sub>2</sub> 14<br>AD <sub>3</sub> 15<br>AD <sub>4</sub> 16<br>AD <sub>5</sub> 17<br>AD <sub>6</sub> 18<br>AD <sub>7</sub> 19<br>V <sub>55</sub> 20 | 40 V <sub>CC</sub> 39 HOLD 39 HIDA 37 CLK(Ont) 36 RESETIN 35 READY 34 IO/M 33 S <sub>1</sub> 31 WR 30 ALE 29 S <sub>8</sub> 28 A <sub>15</sub> 27 A <sub>14</sub> 26 A <sub>3</sub> 25 A <sub>12</sub> 24 A <sub>11</sub> 23 A <sub>16</sub> 22 A <sub>9</sub> 21 A <sub>8</sub> | A <sub>8</sub> -A <sub>15</sub> AD <sub>0</sub> -AD <sub>7</sub> ALE S <sub>0</sub> , S <sub>1</sub> , IO/M RD WR READY HOLD HLDA INTR | Address Bus Mux. Address/ Data Bus Address Latch Enable Machine Cycle Status Read Control Write Control Ready Hold Hold Acknowledge Interrupt Request | INTA RST 5.5, 6.5, 7.5 TRAP RESET IN RESET OUT X <sub>1</sub> , X <sub>2</sub> CLK SID SOD V <sub>CC</sub> V <sub>SS</sub> | Interrupt Acknowledge Restart Interrupts Trap Reset in Reset out Crystal/Clock Input Clock Output Serial Input Data Serial Output Data +5V Ground (OV) | | | | | | | SAB 8085AH is a complete 8 bit parallel Central Processing Unit (CPU). Its instruction set is 100% software compatible with the SAB 8080A microprocessor. Its high level of system integration allows a minimum of three IC's [SAB 8085AH (CPU), SAB 8156 (RAM/IO) and SAB 8355/SAB 8755A (ROM/PROM/IO)] while maintaining total system expandability. The SAB 8085AH-2 is a faster version of the SAB 8085AH. The SAB 8085AH incorporates all of the features that the SAB 8224 (clock generator) and SAB 8228 (system controller) provided for the SAB 8080A, thereby offering a high level of system integration. The SAB 8085AH uses a multiplexed data bus. The address is split between the 8 bit address bus and the 8 bit data bus. The on-chip address latches of SAB 8155/SAB 8156/SAB 8355/SAB 8755A memory products allow a direct interface with the SAB 8085AH. SAB 8085AH is implemented in +5V advanced N-channel, silicon gate Siemens MYMOS technology and is a selected version of the standard SAB 8085A. August 1985 35 # **Pin Definitions and Functions** | Symbol | Number | Input (I)<br>Output (O) | Function | |----------------------------------|-------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X <sub>1</sub> , X <sub>2</sub> | 1, 2 | I | $X_1$ AND $X_2$ – Are connected to a crystal, LC, or RC network to drive the internal clock generator. $X_1$ can also be an external clock input from a logic gate. The input frequency is divided by 2 to give the processor's internal operating frequency. | | RESET OUT | 3 | 0 | RESET OUT – Reset Out indicates CPU is being reset. Can be used as a system reset. The signal is synchronized to the processor clock and lasts an integral number of clock periods.* | | SOD | 4 | 0 | SERIAL OUTPUT DATA LINE – The output SOD is set or reset as specified by the SIM instruction. | | SID | 5 | 1 | SERIAL INPUT DATA LINE – The data on this line is loaded into accumulator bit 7 whenever a RIM instruction is executed. | | TRAP | 6 | 1 | TRAP – Trap interrupt is a nonmaskable RESTART interrupt. It is recognized at the same time as INTR or RST 5.5-7.5. It is unaffected by any mask or Interrupt Enable. It has the highest priority of any interrupt (see following table). | | RST 5.5<br>RST 6.5<br>RST 7.5 | 9<br>8<br>7 | I | RESTART INTERRUPTS – These three inputs have the same timing as INTR except they cause an internal RESTART to be automatically inserted. The priority of these interrupts is ordered as shown in the following table. These interrupts have a higher priority than INTR. In addition, they may be individually masked out using the SIM instruction. | | INTR | 10 | | INTERRUPT REQUEST — Is used as a general purpose interrupt. It is sampled only during the next to the last clock cycle of an instruction and during Hold and Halt states. If it is active, the Program Counter (PC) will be inhibited from incrementing and an INTA will be issued. During this cycle a RESTART or CALL instruction can be inserted to jump to the interrupt service routine. The INTR is enabled and disabled by software. It is disabled by Reset and immediately after an interrupt is accepted. | | INTA | 11 | 0 | INTERRUPT ACKNOWLEDGE – Is used instead of (and has the same timing as) RD during the instruction cycle after an INTR is accepted. It can be used to activate an SAB 8259A Interrupt chip or some other interrupt port. | | AD <sub>0</sub> -AD <sub>7</sub> | 12-19 | 1/0 | MULTIPLEXED ADDRESS/DATA BUS – Lower 8 bits of the memory address (or I/O address) appear on the bus during the first clock cycle (T state) of a machine cycle. It then becomes the data bus during the second and third clock cycles. | | A <sub>8</sub> -A <sub>15</sub> | 21-28 | 0 | ADDRESS BUS – The most significant 8 bits of the memory address or the 8 bits of the I/O address, 3-stated during Hold and Halt modes and during RESET. | | Symbol | Number | Input (I)<br>Output (O) | Function | | | | | | | |---------------------------------------|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | $S_0$ , $S_1$ , and $IO/\overline{M}$ | 29, 33 | 0 | MACHINE CYCLE STATUS - | | | | | | | | • | 34 | | IO/M S <sub>1</sub> S <sub>6</sub> Status | | | | | | | | | | | Ø Ø 1 Memory write Ø 1 Ø Memory read 1 Ø 1 I/O write 1 1 Ø I/O read Ø 1 1 Opcode fetch 1 1 1 Opcode fetch 1 1 1 Interrupt Acknowledge Halt * X X Hold * X X Reset * = 3-state (high impedance) X = unspecified S₁ can be used as an advanced R/W status. IO/M, S₀ and S₁ become valid at the beginning of a machine cycle and remain stable throughout the cycle. The falling edge of | | | | | | | | ALE | 30 | 0 | ALE may be used to latch the state of these lines. ADDRESS LATCH ENABLE – It occurs during the first clock state of a machine cycle and enables the address to get latched into the on-chip latch of peripherals. The falling edge of ALE is set to guarantee setup and hold times for the address information. The falling edge of ALE can also be used to strobe the status information. ALE is never 3-stated. | | | | | | | | WR | 31 | 0 | WRITE CONTROL – A low level on WR indicates the data on the Data Bus is to be written into the selected memory or I/O location. Data is set up at the trailing edge of WR. 3-stated during Hold and Halt modes and during RESET. | | | | | | | | RD | 32 | 0 | READ CONTROL – A low level on $\overline{RD}$ indicates the selected memory or I/O device is to be read and that the Data Bus is available for the data transfer, 3-stated during Hold and Halt modes and during RESET. | | | | | | | | READY | 35 | l | READY – If READY is high during a read or write cycle, it indicates that the memory or peripheral is ready to send or receive data. If READY is low, the CPU will wait an integral number of clock cycles for READY to go high before completing the read or write cycle. READY must conform to specified setup and hold times. | | | | | | | | RESETIN | 36 | I | RESET IN – Sets the Program Counter to zero and resets the Interrupt Enable and HLDA flip-flops. The data and address buses and the control lines are 3-stated during RESET and because of the asynchronous nature of RESET, the processor's internal registers and flags may be altered by RESET with unpredictable results. RESET IN is a Schmitt-triggered input, allowing connection to an RC network for power-on RESET delay. The CPU is held in the reset condition as long as RESET IN is applied. | | | | | | | | CLK | 37 | 0 | $CLOCK-Clock$ output for use as a system clock. The period of CLK is twice the $X_1, X_2$ input period. | | | | | | | | | | Input (I)<br>Output (O) | Function | | | | | | |-----------------|---------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | HLDA | DA 38 O | | HOLD ACKNOWLEDGE – Indicates that the CPU has received the HOLD request and that it will relinquish the bus in the next clock cycle. HLDA goes low after the Hold request is removed. The CPU takes the bus one half clock cycle after HLDA goes low. | | | | | | | HOLD | 39 | I | HOLD – Indicates that another master is requesting the use of the address and data buses. The CPU, upon receiving the hold request, will relinquish the use of the bus as soon as the completion of the current bus transfer. Internal processing can continue. The processor can regain the bus only after the HOLD is removed. When the HOLD is acknowledged, the Address, Data RD, WR, and IO/M lines are 3-stated. | | | | | | | V <sub>cc</sub> | 40 | | POWER SUPPLY (+5V) | | | | | | | V <sub>SS</sub> | 20 | | GROUND (OV) | | | | | | #### Interrupt Priority, Restart Address, and Sensitivity | Name Priority | | Address Branched To <sup>1)</sup><br>When Interrupt Occurs | Type Trigger | | | | | | |---------------|---|------------------------------------------------------------|------------------------------------------|--|--|--|--|--| | TRAP | 1 | 24H | Rising edge AND high level until sampled | | | | | | | RST 7.5 | 2 | зсн | Rising edge (latched) | | | | | | | RST 6.5 | 3 | 34H | High level until sampled | | | | | | | RST 5.5 | 4 | 2CH | High level until sampled | | | | | | | INTR | 5 | see Note 2 | High level until sampled | | | | | | #### **NOTES** - 1. The processor pushes the PC on the stack before branching to the indicated address. - 2. The address branched to depends on the instruction provided to the CPU when the interrupt is acknowledged. ## **Functional Description** The SAB 8085AH is a complete 8-bit parallel central processor. It is designed with N-channel depletion loads and requires a single +5 volt supply. Its basic clock speed is 3 MHz (SAB 8085AH) or 5 MHz (SAB 8085AH-2), thus improving on SAB 8080A's performance with higher system speed. Also it is designed to fit into a minimum system of three IC's: The CPU (SAB 8085AH), a RAM/IO (SAB 8156), and a ROM or EPROM/IO chip (SAB 8355 or SAB 8755A). The SAB 8085AH has twelve addressable 8-bit registers. Four of them can function only as two 16-bit register pairs. Six others can be used interchangeably as 8-bit registers or as 16-bit register pairs. The SAB 8085AH register set is as follows: | Mnemonic | Register | Contents | |------------|----------------------------------------------------|------------------------------| | ACC or A | Accumulator | 8 bits | | PC | Program Counter | 16-bit address | | BC, DE, HL | General-Purpose<br>Registers; data<br>pointer (HL) | 8 bits × 6 or<br>16 bits × 3 | | SP | Stack Pointer | 16-bit address | | Flags or F | Flag Register | 5 flags (8-bit space) | The SAB 8085AH uses a multiplexed Data Bus. The address is split between the higher 8-bit Address Bus and the lower 8-bit Address/Data Bus. During the first T state (clock cycle) of a machine cycle the low order address is sent out on the Address/Data bus. These lower 8 bits may be latched externally by the Address Latch Enable signal (ALE). During the rest of the machine cycle the data bus is used for memory or I/O data. The SAB 8085AH provides $\overline{RD}$ , $\overline{WR}$ , $S_{\emptyset}$ , $S_{1}$ , and $IO/\overline{M}$ signals for bus control. An Interrupt Acknowledge signal ( $\overline{INTA}$ ) is also provided. HOLD and all Interrupts are synchronized with the processor's internal clock. The SAB 8085AH also provides Serial Input Data (SID) and Serial Output Data (SOD) lines for simple serial interface. In addition to these features, the SAB 8085AH has three maskable, vector interrupt pins and one nonmaskable TRAP interrupt. # Interrupt and Serial I/O The SAB 8085AH has 5 interrupt inputs: INTR, RST 5.5, RST 6.5, RST 7.5, and TRAP. INTR is identical in function to the SAB 8080A INT. Each of the three RESTART inputs, 5.5, 6.5, and 7.5, has a programmable mask. TRAP is also a RESTART interrupt but it is nonmaskable. The three maskable interrupts cause the internal execution of RESTART (saving the program counter in the stack and branching to the RESTART address) if the interrupts are enabled and if the interrupt mask is not set. The non-maskable TRAP causes the internal execution of a RESTART vector independent of the state of the interrupt enable or masks (see table above). There are two different types of inputs in the restart interrupts. RST 5.5 and RST 6.5 are **high level-sensitive** like INTR (and INT on the SAB 8080) and are recognized with the same timing as INTR. RST 7.5 is **rising edge-sensitive**. For RST 7.5, only a pulse is required to set an internal flip-flop which generates the internal interrupt request. The RST 7.5 request flip-flop remains set until the request is serviced. Then it is reset automatically. This flip-flop may also be reset by using the SIM instruction or by issuing a RESETIN to the SAB 8085AH. The RST 7.5 internal flip-flop will be set by a pulse on the RST 7.5 pin even when the RST 7.5 interrupt is masked out. The status of the three RST interrupt masks can only be affected by the SIM instruction and RESET IN. The interrupts are arranged in a fixed priority that determines which interrupt is to be recognized if more than one is pending as follows: TRAP—highest priority, RST 7.5, RST 6.5, RST 5.5, INTR—lowest priority. This priority scheme does not take into account the priority of a routine that was started by a higher priority interrupt. RST 5.5 can interrupt an RST 7.5 routine if the interrupts are re-enabled before the end of the RST 7.5 routine. The TRAP interrupt is useful for catastrophic events such as power failure or bus error. The TRAP input is recognized just as any other interrupt but has the highest priority. It is not affected by any flag or mask. The TRAP input is both **edge and level sensitive**. The TRAP input must go high and remain high until it is acknowledged. It will not be recognized again until it goes low, then high again. This avoids any false triggering due to noise or logic glitches. The following figure illustrates the TRAP interrupt request circuitry within the SAB 8085AH. Note that the servicing of any interrupt (TRAP, RST 7.5, RST 6.5, RST 5.5, INTR) disables all future interrupts (except TRAPs) until an El instruction is executed. The TRAP interrupt is special in that it disables interrupts, but preserves the previous interrupt enable status. Performing the first RIM instruction following a TRAP interrupt allows you to determine whether interrupts were enabled or disabled prior to the TRAP. All subsequent RIM instructions provide current interrupt enable status. Performing a RIM instruction following INTR or RST 5.5 – 7.5 will provide current Interrupt Enable status, revealing that Interrupts are disabled. The serial I/O system is also controlled by the RIM and SIM instructions. SID is read by RIM, and SIM sets the SOD data. ## Driving the X<sub>1</sub> and X<sub>2</sub> Inputs You may drive the clock inputs of the SAB 8085AH or SAB 8085AH-2 with a crystal, an LC tuned circuit, an RC network, or an external clock source. The driv- ing frequency must be at least 1 MHz, and must be twice the desired internal clock frequency; hence, the SAB 8085AH is operated with a 6 MHz crystal (for 3 MHz clock), and the SAB 8085AH-2 can be operated with a 10 MHz crystal (for 5 MHz clock). If a crystal is used, it must have the following characteristics: Parallel resonance at twice the clock frequency desired $C_L$ (load capacitance) $\leq 30$ pf $C_s$ (shunt capacitance) $\leq 7$ pf $R_s$ (equivalent shunt resistance) $\leq$ 75 Ohms Drive level: 10 mW Frequency tolerance: ±.005% (suggested) Note the use of the 20 pF capacitor between $X_2$ and ground. This capacitor is required with crystal frequencies below 4 MHz to assure oscillator startup at the correct frequency. A parallel-resonant LC circuit may be used as the frequency-determining network for the SAB 8085AH, providing that its frequency tolerance of approximately $\pm 10\%$ is acceptable. The components are from the formula: $$f = \frac{1}{2 \pi \sqrt{L (C_{ext} + C_{int})}}$$ To minimize variations in frequency, it is recommended that you choose a value for $C_{\text{ext}}$ that is at least twice that of $C_{\text{int}}$ , or 30 pF. The use of an LC circuit is not recommended for frequencies higher than approximately 5 MHz. An RC circuit may be used as the frequency-determining network for the SAB 8085AH if maintaining a precise clock frequency is of no importance. Variations in the on-chip timing generation can cause a wide variation in frequency when using the RC mode. Its advantage is its low component costs. The driving frequency generated by the circuit shown is approximately 3 MHz. It is not recommended that frequencies greatly higher or lower than this be attempted. The following figures show the recommended clock driver circuits. Note in D and E that pullup resistors are required to assure that the high level voltage of the input is at least 4V. For driving frequencies up to and including 6 MHz you may supply the driving signal to $X_1$ and leave $X_2$ opencircuited (Figure D). If the driving frequency is from 6 MHz to 10 MHz, stability of the clock generator will be improved by driving both $X_1$ and $X_2$ with a pushpull source (Figure E). To prevent self-oscillation of the SAB 8085AH, be sure that $X_2$ is not coupled back to $X_1$ through the driving circuit. #### **Clock Driver Circuits** #### A) Quartz Crystal Clock Driver \*) 20 pF Capacitors required for Crystal Frequency <4 MHz only. #### **B) LC Tuned Circuit Clock Driver** ### C) RC Circuit Clock Driver # D) 1 - 6 MHz Input Frequency External Clock Driver Circuit \*) X<sub>2</sub> left floating # E) 1-10 MHz Input Frequency External Clock Driver Circuit ## **Generating Wait State** If your system requirements are such that slow memories or peripheral devices are being used, the circuit shown in the following figure may be used to insert one WAIT state in each SAB 8085AH machine cycle. The D flip-flops should be chosen so that - CLK is rising edge-triggered - CLEAR is low-level active. As in the SAB 8080, the READY line is used to extend the read and write pulse lengths so that the SAB 8085AH can be used with slow memory. HOLD causes the CPU to relinquish the bus when it is through with it by floating the Address and Data Buses. ### **System Interface** The SAB 8085A family includes memory components, which are directly compatible to the SAB 8085AH CPU. For example, a system consisting of the three chips, SAB 8085AH, SAB 8156, and SAB 8355 will have the following features: - 2K Bytes ROM - 256 Bytes RAM - 1 Timer/Counter - 4 8-bit I/O Ports - 1 6-bit I/O Port - 4 Interrupt Levels - Serial In/Serial Out Ports This minimum system, using the standard I/O technique is as shown in the following figure. In addition to standard I/O, the memory mapped I/O offers an efficient I/O addressing technique. With this technique, an area of memory address space is assigned for I/O address, thereby, using the memory address for I/O manipulation. The figure on page 11 shows the system configuration of Memory Mapped I/O using SAB 8085AH. The SAB 8085AH CPU can also interface with the standard memory that does **not** have the multiplexed address/data bus. It will require a simple SAB 8282 (8-bit latch) as shown in the figure on page 12. # **Basic System Timing** The SAB 8085AH has a multiplexed Data Bus. ALE is used as a strobe to sample the lower 8-bits of address on the Data Bus. The following figure shows an instruction fetch, memory read and I/O write cycle (as would occur during processing of the OUT instruction). Note that during the I/O write and read cycle that the I/O port address is copied on both, the upper and lower half of the address. There are seven possible types of machine cycles. Which of these seven takes place is defined by the status of the three status lines ( $IO/\overline{M}$ , $S_1$ , $S_0$ ) and the three control signals ( $\overline{RD}$ , $\overline{WR}$ , and $\overline{INTA}$ ); (see following table). The status lines can be used as advanced controls (for device selection, for example), since they become active at the $T_1$ state, at the outset of each maching cycle. Control lines $\overline{RD}$ and $\overline{WR}$ become active later, at the time when the transfer of data is to take place, so are used as command lines. #### SAB 8085AH Machine Cycle Chart | | Status | | | Contro | Control | | | | |----------------------|---------------------|----|----|--------|------------|------|---|--| | Machine Cycle | IO/M | S1 | SØ | RD | WR | ĪNTA | | | | Opcode Fetch | (OF) | Ø | 1 | 1 | Ø | 1 | 1 | | | Memory Read | | Ø | 1 | Ø | Ø | 1 | 1 | | | Memory Write | | Ø | Ø | 1 | 1 | Ø | 1 | | | I/O Read | (IOR) | 1 | 1 | Ø | Ø | 1 | 1 | | | I/O Write | (IOW) | 1 | Ø | 1 | 1 | Ø | 1 | | | Acknowledge for INTR | (INA) | 1 | 1 | 1 | <b>[</b> 1 | 1 | Ø | | | Bus Idle | (BI): DAD<br>ACK of | Ø | 1 | Ø | 1 | 1 | 1 | | | | RST, TRAP | 1 | 1 | 1 | 1 | 1 | 1 | | | | HALT | TS | Ø | Ø | TS | TS | 1 | | Ø = Logic "Ø"; 1 = Logic "1"; TS = High Impedance A machine cycle normally consists of three T states, with the exception of OPCODE FETCH, which normally has either four or six T states (unless WAIT or HOLD states are forced by the receipt of READY or HOLD inputs). Any T state must be one of ten possible states, as summarized in the following table. #### SAB 8085AH Machine State Chart | Machine<br>State | Status an | d Buses | Control | | | | | |-------------------|-----------|---------|---------------------------------|----------------------------------|--------|------|------| | | S1, SØ | IO/M | A <sub>8</sub> -A <sub>15</sub> | AD <sub>6</sub> -AD <sub>7</sub> | RD, WR | ĪÑŦĀ | ALE | | T <sub>1</sub> | x | х | x | Х | 1 | 1 | 1 ¹) | | T, | x | x | l x | × | x | × | Ø | | T <sub>WAIT</sub> | x | X | l x | × | x | × | Ø | | T <sub>3</sub> | x | x | l x | x | X | × | Ø | | T₄ | 1 | Ø 2) | l x | TS | 1 | 1 | Ø | | T <sub>5</sub> | 1 | Ø 2) | l x | TS | 1 | 1 | Ø | | T <sub>6</sub> | 1 | Ø 2) | l x | TS | 1 | 1 | Ø | | TRESET | x | TS | TS | TS | TS | 1 | Ø | | THALT | Ø | TS | TS | TS | TS | 1 | Ø | | T <sub>HOLD</sub> | X | TS | TS | TS | TS | 1 | Ø | $\emptyset = Logic "\emptyset"$ ; 1 = Logic "1"; TS = High Impedance; X = Unspecified. $^{2}$ ) IO/ $\overline{M} = 1$ during $T_4 - T_6$ of INA machine cycle. <sup>1)</sup> ALE not generated during 2nd and 3nd machine cycles of DAD instruction. ### **Instruction Set Summary** | | 1_ | _ | | struc | | | _ | _ | Operations | |-------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------------------------| | Mnemonic | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Description | | MOVE, LOAD, | AND S | TORE | E | | | | | | | | MOVr1 r2 | Ø | 1 | D | D | D | S | S | S | Move register to register | | MOV M.r | Ø | 1 | 1 | 1 | Ø | S | S | S | Move register to memory | | MOV r.M | Ø | 1 | D | D | D | 1 | 1 | Ø | Move memory to register | | MVI r | Ø | Ø | D | D | D | 1 | 1 | Ø | Move immediate register | | MVI M | Ø | Ø | 1 | 1 | Ø | 1 | 1 | Ø | Move immediate memory | | LXI B | Ø | Ø | Ø | Ø | Ø | Ø | Ø | 1 | Load immediate register Pair B & C | | LXI D | Ø | Ø | Ø | 1 | Ø | Ø | Ø | 1 | Load immediate register Pair D & E | | LXI H | Ø | Ø | 1 | Ø | Ø | Ø | Ø | 1 | Load immediate register Pair H & L | | STAX B | Ø | Ø | Ø | Ø | Ø | Ø | 1 | Ø | Store A indirect | | STAX D | Ø | Ø | Ø | 1 | Ø | Ø | 1 | Ø | Store A indirect | | LDAX B | Ø | Ø | Ø | Ø | 1 | Ø | 1 | Ø | Load A indirect | | LDAX D | ø | Ø | Ø | 1 | 1 | Ø | 1 | Ø | Load A indirect | | STA | ø | Ø | 1 | 1 | Ø | Ø | 1 | Ø | Store A direct | | LDA | ø | Ø | 1 | 1 | 1 | Ø | 1 | Ø | Load A direct | | SHLD | ø | ø | 1 | Ø | Ø | Ø | 1 | Ø | Store H & L direct | | LHLD | ø | ø | 1 | ø | 1 | ø | 1 | Ó | Load H & L direct | | XCHG | 1 | 1 | 1 | ő | 1 | ø | 1 | 1 | Exchange D & E, H & L Registers | | | + | | | | | | | - | | | STACK OPS | 1 | _ | _ | _ | _ | | | _ | | | PUSH B | 1 | 1 | Ø | Ø | Ø | 1 | Ø | 1 | Push register Pair B & C on stack | | PUSH D | 1 | 1 | Ø | 1 | Ø | 1 | Ø | 1 | Push register Pair D & E on stack | | PUSH H | 1 | 1 | 1 | Ø | Ø | 1 | Ø | 1 | Push register Pair H & L on stack | | PUSH PSW | 1 | 1 | 1 | 1 | Ø | 1 | Ø | 1 | Push A and Flags on stack | | POP B | 1 | 1 | Ø | Ø | Ø | Ø | Ø | 1 | Pop register Pair B & C off stack | | POP D | 1 | 1 | Ø | 1 | Ø | Ø | Ø | 1 | Pop register Pair D & E off stack | | POP H | 1 | 1 | 1 | Ø | Ø | Ø | Ø | 1 | Pop register Pair H & L off stack | | POP PSW | 1 | 1 | 1 | 1 | Ø | Ø | Ø | 1 | Pop A and Flags off stack | | XTHL | 1 | 1 | 1 | Ø | Ø | Ø | 1 | 1 | Exchange top of stack, H & L | | SPHL | 1 | 1 | 1 | 1 | 1 | Ø | Ø | 1 | H & L to stack pointer | | LXI SP | Ø | Ø | 1 | 1 | Ø | Ø | Ø | 1 | Load immediate stack pointer | | INX SP | Ø | Ø | 1 | 1 | Ø | Ø | 1 | 1 | Increment stack pointer | | DCX SP | Ø | Ø | 1 | 1 | 1 | Ø | 1 | 1 | Decrement stack pointer | | JUMP | | | | | | | | | | | JMP | 1 | 1 | Ø | Ø | Ø | Ø | 1 | 1 | Jump unconditional | | JC | 1 1 | 1 | Ø | 1 | 1 | Ø | 1 | Ø | Jump on carry | | JNC | 1 | 1 | Ø | 1 | ø | Ø | 1 | ø | Jump on no carry | | JZ | 1 | 1 | Ø | Ø | 1 | Ø | 1 | Ø | Jump on zero | | JNZ | 1 | 1 | Ø | Ø | Ø | ø | 1 | Ø | Jump on no zero | | JP | 1 1 | 1 | 1 | 1 | ø | ø | 1 | ø | Jump on positive | | JW | 1 | 1 | 1 | 1 | 1 | ø | 1 | Ø | Jump on minus | | JPE | 1 | 1 | 1 | ø | i | ø | i | ø | Jump on parity even | | JPO | 1 | 1 | 1 | Ø | ø | ø | 1 | ø | Jump on parity odd | | PCHL | 1 | 1 | 1 | Ø | 1 | Ø | ø | 1 | H & L to program counter | | OIL | ' _ | 1 | • | Ψ | | v | Ψ | <u> </u> | Tracto program counter | ## Instruction Set Summary (Cont'd) | | _ | _ | | struc | | | _ | Operations | | | |--------------|--------------------------------------------------|----------------|----------------|--------|----------------|----------------|----------------|----------------|-------------------------------|--| | Mnemonic | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D₄ | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>Ø</sub> | Description | | | CALL | | | | | | | | | | | | CALL | 1 | 1 | Ø | Ø | 1 | 1 | Ø | 1 | Call unconditional | | | cc | 1 | 1 | Ø | 1 | 1 | 1 | Ø | Ø | Call on carry | | | CNC | 1 | 1 | Ø | 1 | Ø | 1 | Ø | Ø | Call on no carry | | | Z | 1 | 1 | Ø | Ø | 1 | 1 | Ø | Ø | Call on zerro | | | CNZ | 1 | 1 | Ø | Ø | Ø | 1 | Ø | Ø | Call on no zerro | | | CP | 1 | 1 | 1 | 1 | Ø | 1 | Ø | Ø | Call on positive | | | CM | 1 | 1 | 1 | 1 | 1 | 1 | Ø | Ø | Call on minus | | | CPE | 1 | 1 | 1 | Ø | 1 | 1 | Ø | Ø | Call on parity even | | | CPO | 1 | 1 | 1 | Ø | Ø | 1 | Ø | Ø | Call on parity odd | | | RETURN | | | | | | | | 2. | | | | RET | 1 | 1 | Ø | Ø | 1 | Ø | Ø | 1 | Return | | | RC | i | 1 | ø | 1 | i | ø | ø | ø | Return on carry | | | RNC | 1 | i | Ø | 1 | ø | ø | ø | Ø | Return on no carry | | | RZ | 1 | i | ø | ø | 1 | ø | ø | ø | Return on zero | | | RNZ | i | i | Ø | ø | ø | Ø | ø | ø | Return on no zero | | | RP | ľ | 1 | 1 | 1 | ø | ø | ø | ø | Return on positive | | | RM | 1 | i | 1 | 1 | 1 | ø | ø | ø | Return on minus | | | RPE | li | 1 | 1 | ø | 1 | ø | ø | Ó | Return on parity even | | | RPO | l i | i | i | ø | ø | ø | ø | ø | Return on parity odd | | | RESTART | <del> </del> | | | | ., | | | | | | | RST | 1 | 1 | Α | Α | Α | 1 | 1 | 1 | Restart | | | | <u>'</u> | | | | | • | | - | Tioblant | | | INPUT/OUTPUT | ١. | | | | | | | | Input | | | IN<br>OUT | 1 1 | 1<br>1 | Ø | 1<br>1 | 1<br>Ø | Ø | 1 | 1<br>1 | Output | | | OUT | <u> </u> | <u>'</u> | | | | Ψ | | • | Output | | | INCREMENT AN | D DE | | | | | | | _ | | | | INR r | Ø | Ø | D | D | D | 1 | Ø | Ø | Increment register | | | DCR r | Ø | Ø | D | D | D | 1 | Ø | 1 | Decrement register | | | INR M | Ø | Ø | 1 | 1 | Ø | 1 | Ø | Ø | Increment memory | | | DCR M | Ø | Ø | 1 | 1 | Ø | 1 | Ø | 1 | Decrement memory | | | INX B | Ø | Ø | Ø | Ø | Ø | Ø | 1 | 1 | Increment B & C registers | | | INX D | Ø | Ø | Ø | 1 | Ø | Ø | 1 | 1 | Increment D & E registers | | | INX H | Ø | Ø | 1 | Ø | Ø | Ø | 1 | 1 | Increment H & L registers | | | DCX B | Ø | Ø | Ø | Ø | 1 | Ø | 1 | 1 | Decrement B & C | | | DCX D | Ø | Ø | Ø | 1 | 1 | Ø | 1 | 1 | Decrement D & E | | | DCX H | Ø | Ø | 1 | Ø | 1 | Ø | 1 | 1 | Decrement H & L | | | ADD | | | | | | | | | | | | ADD r | 1 | Ø | Ø | Ø | Ø | S | S | S | Add register to A | | | ADC r | 1 | Ø | Ø | Ø | 1 | S | S | S | Add register to A with carry | | | ADD M | 1 | Ø | С | Ø | Ø | 1 | 1 | Ø | Add memory to A | | | ADC M | 1 | Ø | Ø | Ø | 1 | 1 | 1 | Ø | Add memory to A with carry | | | ADI | 1 | 1 | Ø | Ø | Ø | 1 | 1 | Ø | Add immediate to A | | | ACI | 1 | 1 | Ø | Ø | 1 | 1 | 1 | Ø | Add immediate to A with carry | | | DADB | Ø | Ø | Ø | Ø | 1 | Ø | Ø | 1 | Add B & C to H & L | | | DAD D | Ø | Ø | Ø | 1 | 1 | Ø | Ø | 1 | Add D & E to H & L | | | | 1 ' | | | | _ | | | 4 | Add H & L to H & L | | | DAD H | Ø | Ø | 1 | Ø | 1 | Ø | Ø | 1 | Add H & L to h & L | | ## Instruction Set Summary (Cont'd) | | | | | nstru | ction | Code | 1 | | Operations | |--------------|----------------|-------|----------------|----------------|----------------|------|----------------|----|---------------------------------------| | Mnemonic | D <sub>7</sub> | $D_6$ | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D₂ | D <sub>1</sub> | Dø | Description | | SUBTRACT | | | | | | | | | | | SUB r | 1 | Ø | Ø | 1 | Ø | S | S | S | Subtract register from A | | SBB r | 1 | Ø | ø | 1 | 1 | S | S | s | Subtract register from A with borrow | | SUB M | 1 | Ø | ø | 1 | Ø | 1 | 1 | Ø | Subtract memory from A | | SBB M | 1 | Ø | Ø | 1 | 1 | 1 | 1 | Ø | Subtract memory from A with borrow | | SUI | 1 | 1 | Ø | 1 | Ø | 1 | 1 | Ø | Subtract immediate from A | | SBI | 1 | 1 | Ø | 1 | 1 | 1 | 1 | Ø | Subtract immediate from A with borrow | | LOGICAL | | , | | | | | | | | | ANA r | 1 | Ø | 1 | Ø | Ø | S | S | S | And register with A | | XRA r | Ιi | Ø | 1 | ø | 1 | Š | Š | s | Exclusive OR register with A | | ORA r | li | Ø | 1 | 1 | ø | Š | Š | Š | OR register with A | | CMP r | 1 | ø | 1 | 1 | 1 | Š | s | Š | Compare register with A | | ANA M | 11 | Ø | 1 | ø | ø | 1 | 1 | Ø | And memory with A | | XRA M | 1 | ø | 1 | ø | 1 | 1 | 1 | Ø | Exclusive OR memory with A | | ORA M | 1 1 | Ø | 1 | 1 | Ø | 1 | 1 | Ø | OR memory with A | | CMP M | 1 | Ø | 1 | 1 | 1 | 1 | 1 | Ø | Compare memory with A | | ANI | 1 | 1 | 1 | Ø | Ø | 1 | 1 | Ø | And immediate with A | | XRI | 1 | 1 | 1 | Ø | 1 | 1 | 1 | Ø | Exclusive OR immediate with A | | ORI | 1 | 1 | 1 | 1 | Ø | 1 | 1 | Ø | OR immediate with A | | CPI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Ø | Compare immediate with A | | ROTATE | | | | | | | | | | | RLC | l ø | Ø | Ø | Ø | Ø | 1 | 1 | 1 | Rotate A left | | RRC | Ιø | ø | Ø | Ø | 1 | 1 | 1 | 1 | Rotate A right | | RAL | Ιø | ø | Ø | 1 | Ø | 1 | 1 | 1 | Rotate A left throught carry | | RAR | Ø | Ø | Ø | 1 | 1 | 1 | 1 | 1 | Rotate A right through carry | | SPECIALS | | | | | | | | ' | | | CMA | ø | Ø | 1 | Ø | 1 | 1 | 1 | 1 | Complement A | | STC | Ø | Ø | 1 | 1 | Ø | 1 | 1 | 1 | Set carry | | CMC | Ø | Ø | 1 | 1 | 1 | 1 | 1 | 1 | Complement carry | | DAA | Ø | Ø | 1 | Ø | Ø | 1 | 1 | 1 | Decimal adjust A | | CONTROL | | | | | | | | | | | EI | 1 | 1 | 1 | 1 | 1 | Ø | 1 | 1 | Enable interrupts | | DI | 1 | 1 | 1 | 1 | Ø | Ø | 1 | 1 | Disable Interrupt | | NOP | Ø | Ø | Ø | Ø | Ø | Ø | Ø | Ø | No-operation | | HLT | Ø | 1_ | 1 | 1 | Ø | 1 | 1 | Ø | Halt | | NEW SAB 8085 | AH IN | STRU | ICTIO | NS | | | | | | | RIM | Ø | Ø | 1 | Ø | Ø | Ø | Ø | Ø | Read Interrupt Mask | | SIM | Ø | Ø | 1 | 1 | Ø | Ø | Ø | Ø | Set Interrupt Mask | #### NOTES <sup>1.</sup> DDS or SSS: B 000, C 001, D 010, E 011, H 100, L 101, Memory 110, A 111. <sup>2.</sup> Two possible cycle times (6/12) indicate instruction cycles dependent on condition flags. <sup>\*</sup> All mnemonic copyrighted © Intel Corporation 1976. # Absolute maximum ratings \*) Ambient Temperature Under Bias 0 to 70°C -65 to +150°C Storage Temperature Voltage on any Pin with Respect to Ground -0.5 to +150°C -0.5 to +7 V Power Dissipation 1.5 Watt ## **D.C. Characteristics** $T_{\rm A}=0$ to 70°C; $V_{\rm CC}=5$ V $\pm 10\%$ ; $V_{\rm SS}=0$ V; (unless otherwise specified) | Symbol | Parameter | Limi | it Values | Units | Test Conditions | | |------------------|-------------------------|------|----------------------|-------|-----------------------------------------------------------------------|--| | | | Min. | Max. | 1 | | | | V <sub>IL</sub> | Input Low Voltage | -0.5 | +0.8 | | _ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>cc</sub> +0.5 | ]_v | | | | <b>V</b> OL | Output Low Voltage | | 0.45 | ] | $I_{OL} = 2 \; mA$ | | | <b>V</b> OH | Output High Voltage | 2.4 | _ | | $I_{OH} = -400~\muA$ | | | $I_{\rm CC}$ | Power Supply Current | | 120 | mA | _ | | | I <sub>IL</sub> | Input Leakage | - | ±10 | μА | $0 \le V_{\rm IN} \le V_{\rm CC}$ | | | $I_{LO}$ | Output Leakage | | | μ., | $0.45\mathrm{V} \leqslant V_{\mathrm{OUT}} \leqslant V_{\mathrm{CO}}$ | | | V <sub>ILR</sub> | Input Low Level, RESET | -0.5 | +0.8 | | | | | V <sub>IHR</sub> | Input High Level, RESET | 2.4 | V <sub>cc</sub> +0.5 | v | _ | | | V <sub>HY</sub> | Hysteresis, RESET | 0.25 | | | | | <sup>\*)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. A.C. Characteristics $T_{\rm A}$ = 0 to 70°C; $V_{\rm CC}$ = 5 V $\pm$ 10%; $V_{\rm SS}$ = 0 V | Symbol | Parameter | Limit Values | | | | Units | |---------------------------------|---------------------------------------------------------------------------------|----------------------------|------|-------------------------|------|----------| | | | SAB 8085AH-2 <sup>2)</sup> | | SAB 8085AH <sup>2</sup> | | 1 | | | | Min. | Max. | Min. | Max. | | | t <sub>CYC</sub> | CLK Cycle Period | 320 | 2000 | 200 | 2000 | | | t <sub>1</sub> | CLK Low Time (Standard CLK Loading) | 80 | | 40 | | | | t <sub>2</sub> | CLK High Time Standard CLK Loading) | 120 | 7 | 70 | ]_ | | | t <sub>r</sub> , t <sub>f</sub> | CLK Rise and Fall Time | | 30 | _ | 30 | | | t <sub>xkr</sub> | X <sub>1</sub> Rising to CLK Rising | 30 | 120 | 30 | 100 | | | t <sub>XKF</sub> | X <sub>1</sub> Rising to CLK Falling | 30 | 150 | | 110 | | | t <sub>AC</sub> | A <sub>8</sub> -A <sub>15</sub> Valid to Leading Edge of Control 1) | 270 | | 115 | - | | | t <sub>ACL</sub> | A <sub>0</sub> -A <sub>7</sub> Valid to Leading Edge of Control | 240 | 7 | | | | | t <sub>AD</sub> | A <sub>0</sub> -A <sub>15</sub> Valid to Valid Data In | | 575 | _ | 350 | 1 | | t <sub>AFR</sub> | Address Float After Leading Edge of READ (INTA) | _ | 0 | | 0 | | | t <sub>AL</sub> | A <sub>8</sub> -A <sub>15</sub> Valid Before Trailing Edge of ALE <sup>1)</sup> | 115 | J_ | 50 | _ | ] | | t <sub>ALL</sub> | A <sub>6</sub> —A <sub>7</sub> Valid Before Trailing Edge of ALE | 90 | | | | ] | | t <sub>ARY</sub> | READY Valid from Address Valid | _ | 220 | - | 100 | ns | | t <sub>CA</sub> | Address (A <sub>8</sub> -A <sub>15</sub> ) Valid After Control | 120 | | 60 | | | | t <sub>cc</sub> | Width of Control Low<br>(RD, WR, INTA) | 400 | | 230 | | | | t <sub>CL</sub> | Trailing Edge of Control to Leading Edge of ALE | 50 | | 25 | | <u>.</u> | | t <sub>DW</sub> | Data Valid to Trailing Edge of WRITE | 420 | | 230 | | | | t <sub>HABE</sub> | HLDA to Bus Enable | | 210 | | 150 | | | t <sub>HABF</sub> | Bus Float After HLDA | | 1210 | | | | | t <sub>hack</sub> | HLDA Valid to Trailing Edge of CLK | 110 | | 40 | | ] | | t <sub>HOH</sub> | HOLD Hold Time | 0 | | 0 | | | | t <sub>HDS</sub> | HOLD Setup Time to Trailing Edge of CLK | 170 | | 120 | | | | t <sub>INH</sub> | INTR Hold Time | 0 | | 0 | | | | t <sub>INS</sub> | INTR, RST, and TRAP Setup Time to Falling Edge of CLK | 160 | _ | 150 | ]- | | | t <sub>LA</sub> | Address Hold Time After ALE | 100 | | 50 | | | | t <sub>LC</sub> | Trailing Edge of ALE to Leading Edge of Control | 130 | | 60 | | | | t <sub>LCK</sub> | ALE Low During CLK High | 100 | | 50 | 7 | | Notes see next page. ## A.C. Characteristics (continued) | Symbol | Parameter | Limit Values | | | | Units | |------------------|-------------------------------------------------------|--------------------------|----------|----------------------------|------|-------| | | | SAB 8085AH <sup>2)</sup> | | SAB 8085AH-2 <sup>2)</sup> | | | | | | Min. | Max. | Min. | Max. | | | t <sub>LDR</sub> | ALE to Valid Data During Read | | 460 | | 270 | | | t <sub>LDW</sub> | ALE to Valid Data During Write | | 200 | | 120 | | | t <sub>LL</sub> | ALE Width | 140 | <u>-</u> | 80 | _ | | | t <sub>LRY</sub> | ALE to READY Stable | | 110 | | 30 | | | t <sub>RAE</sub> | Trailing Edge of READ to Re-Enabling of Address | 150 | | 90 | _ | | | t <sub>RD</sub> | READ (or INTA) to Valid Data | _ | 300 | _ | 150 | | | t <sub>RV</sub> | Control Trailing Edge to Leading Edge of Next Control | 400 | | 220 | | ns | | t <sub>RDH</sub> | Data Hold Time After READ INTA <sup>71</sup> | 0 | | 0 | | ns | | t <sub>RYH</sub> | READY Hold Time | | _ | | | | | t <sub>RYS</sub> | READY Setup Time to Leading Edge of CLK | 110 | | 100 | | | | t <sub>WD</sub> | Data Valid After Trailing Edge of WRITE | 100 | | 60 | | | | t <sub>WDL</sub> | LEADING Edge of WRITE to Data Valid | _ | 40 | - | 20 | | #### NOTES - 1. $A_8-A_{15}$ address Specs apply to $IO/\overline{M}$ , $S_{\theta}$ , and $S_1$ except $A_8-A_{15}$ are undefined during $T_4-T_6$ of OF cycle, whereas $IO/\overline{M}$ , $S_{\theta}$ , and $S_1$ are stable. - 2. Test conditions: $t_{\rm CYC}=320~{\rm ns}$ (SAB 8085AH)/200 ns (SAB 8085AH-2); $C_{\rm L}=150~{\rm pF}.$ - 3. For all output timing where $C_L = 150$ pF use the following correction factors: $25 \text{ pF} \le C_L < 150 \text{ pF}$ : -0.10 ns/pF $150 \text{ pF} < C_L \le 300 \text{ pF}$ : +0.30 ns/pF - 4. Output timings are measured with purely capacitive load. - 5. All timings are measured at output votage $V_L = 0.8V$ , $V_H = 2.0V$ , and 1.5V with 20 ns rise and fall time on inputs. - 6. To calculate timing specifications at other values of $t_{CYC}$ the following table should be used. - 7. Data hold time is guaranteed under all loading conditions. # A.C. Testing # Bus Timing Specification as a $t_{\mathrm{CYC}}$ Dependent SAB 8085AH #### Max. Symb. Min. (1/2) T - 45 $t_{\mathsf{AL}}$ (1/2) T - 60 $t_{\mathsf{LA}}$ (1/2) T - 20 $t_{\rm LL}$ (1/2) T - 60 t<sub>LCK</sub> (1/2) T - 30 $t_{LC}$ (5/2 + N) T - 225 $t_{AD}$ (3/2 + N) T - 180 $t_{\rm RD}$ (1/2) T - 10 trae (1/2) T - 40 $t_{\mathsf{CA}}$ (3/2 + N) T - 60 $t_{\sf DW}$ (1/2) T - 60 $t_{\rm WD}$ (3/2 + N) T - 80 $t_{CC}$ (1/2) T - 110 $t_{CL}$ (3/2) T - 260tary (1/2) T - 50 $t_{\text{HACK}}$ (1/2) T + 50 $t_{\mathsf{HABF}}$ (1/2) T + 50t<sub>habe</sub> (2/2) T - 50 $t_{\mathsf{AC}}$ (1/2) T - 80 $t_1$ (1/2) T - 40t<sub>2</sub> (3/2) T - 80 $t_{\mathsf{RV}}$ (4/2) T - 180 t<sub>LDR</sub> #### SAB 8085AH-2 | Symb. | Min. | Max. | |-----------------------|------------------|-------------------| | t <sub>AL</sub> | (1/2) T - 50 | | | t <sub>LA</sub> | (1/2) T - 50 | | | t <sub>LL</sub> | (1/2) T — 20 | | | t <sub>LCK</sub> | (1/2) T — 50 | | | t <sub>LC</sub> | (1/2) T — 40 | | | t <sub>AD</sub> | | (5/2 + N) T - 150 | | t <sub>RD</sub> | | (3/2 + N) T - 150 | | t <sub>RAE</sub> | (1/2) T — 10 | | | t <sub>CA</sub> | (1/2) T — 40 | | | t <sub>DW</sub> | (3/2 + N) T - 70 | | | t <sub>WD</sub> | (1/2) T — 40 | | | t <sub>CC</sub> | (3/2 + N) T - 70 | | | t <sub>CL</sub> | (1/2) T - 75 | | | t <sub>ARY</sub> | - | (3/2) T — 200 | | tHACK | (1/2) T - 60 | | | t <sub>HABF</sub> | | (1/2) T + 50 | | t <sub>HABE</sub> | | (1/2) T + 50 | | t <sub>AC</sub> | (2/2) T — 85 | | | <i>t</i> <sub>1</sub> | (1/2) T - 60 | | | t <sub>2</sub> | (1/2) T — 30 | | | t <sub>RV</sub> | (3/2) T — 80 | | | t <sub>LDR</sub> | - | (4/2) T — 130 | N is equal to the total WAIT states. $T = t_{CYC}$ # **Waveforms** # Read Operation with Cycle (Typical) - Same Ready Timing Applies to Write T2 T3 CLK Address - t<sub>RAE</sub>t<sub>RDH</sub> t<sub>AD</sub>-AD<sub>0</sub>-AD<sub>7</sub> Address Data in t<sub>AFR</sub> $t_{\rm LDR}$ $t_{\mathsf{CL}}$ ALE - t<sub>RD</sub> -- t<sub>CC</sub> --- t<sub>AL</sub>--RD/INTA t<sub>LC</sub> t<sub>AC</sub> trys tryh t<sub>RYS</sub> t<sub>RYH</sub> READY READY must remain stable during setup and hold times. # **Ordering Information** | Component | Description | Ordering Number | | | |----------------|--------------------------|-----------------|--|--| | | 8-Bit Microprocessor | | | | | SAB 8085AH-P | 3 MHz, 1.3 μs, (plastic) | Q 67120-C122 | | | | SAB 8085AH-2-P | 5 MHz, 0.8 μs, (plastic) | Q 67120-C124 | | | #### Edition 10.90 # Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation Balanstraße 73, D-8000 München 80. © Siemens AG 1990. All Rights Reserved. As far as patents or other rights of third parties are concerned, liability is only assumed for components per se, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. For questions on technology, delivery and prices please contact the Offices of Siemens Aktiengesellschaft in the Federal Republic of Germany and Berlin (West) or the Siemens Companies and Representatives worldwide. Due to technical requirements components may contain dangerous substances. For information on the type in question please contact your nearest Siemens Office, Components Group. Siemens AG is an approved CECC manufacturer.